# **Design Report**

CS224
Section - 03
Lab - 06
Mert Fidan
22101734

# • Question 1

| No. | Cache<br>Size<br>KB | N way<br>Cache | Word<br>Size | Block<br>Size(no.<br>of<br>words) | No.<br>of<br>Sets | Tag<br>Size<br>in<br>bits | Index<br>Size<br>(Set<br>No.) in<br>bits | Word<br>Block<br>Offset<br>Size in<br>bits1 | Byte<br>Offset<br>Size in<br>bits2 | Block<br>Replace<br>ment<br>Policy<br>Needed<br>(Yes/No) |
|-----|---------------------|----------------|--------------|-----------------------------------|-------------------|---------------------------|------------------------------------------|---------------------------------------------|------------------------------------|----------------------------------------------------------|
| 1   | 64                  | 1              | 32 bits      | 4                                 | 2 <sup>12</sup>   | 16                        | 12                                       | 2                                           | 2                                  | No                                                       |
| 2   | 64                  | 2              | 32 bits      | 4                                 | 2 <sup>11</sup>   | 17                        | 11                                       | 2                                           | 2                                  | Yes                                                      |
| 3   | 64                  | 4              | 32 bits      | 8                                 | 29                | 18                        | 9                                        | 3                                           | 2                                  | Yes                                                      |
| 4   | 64                  | Full           | 32 bits      | 8                                 | 1                 | 27                        | 0                                        | 3                                           | 2                                  | Yes                                                      |
| 9   | 128                 | 1              | 16 bits      | 4                                 | $2^{14}$          | 15                        | 14                                       | 2                                           | 1                                  | No                                                       |
| 10  | 128                 | 2              | 16 bits      | 4                                 | 2 <sup>13</sup>   | 16                        | 13                                       | 2                                           | 1                                  | Yes                                                      |
| 11  | 128                 | 4              | 16 bits      | 16                                | 2 <sup>10</sup>   | 17                        | 10                                       | 4                                           | 1                                  | Yes                                                      |
| 12  | 128                 | Full           | 16 bits      | 16                                | 1                 | 27                        | 0                                        | 4                                           | 1                                  | Yes                                                      |

### • Question 2

**a**)

| Instruction       | Iteration No.   |     |     |     |     |  |  |  |
|-------------------|-----------------|-----|-----|-----|-----|--|--|--|
|                   | 1               | 2   | 3   | 4   | 5   |  |  |  |
| lw \$t1, 0x4(\$0) | Compulsory Miss | Hit | Hit | Hit | Hit |  |  |  |
| lw \$t2, 0xC(\$0) | Compulsory Miss | Hit | Hit | Hit | Hit |  |  |  |
| lw \$t3, 0x8(\$0) | Hit             | Hit | Hit | Hit | Hit |  |  |  |

b)

Data size = 32 bits

Since N = 1 and cache has 8 words, it is **direct mapped** 

Number of blocks in cache = 8/2 = 4 blocks

Number of sets = 4 since N is 1

1 word = 4 bytes

**Byte offset** = log2(4) = 2

Number of words in one block = 2

**Block offset** = log2(2) = 1

Index size = log2 (4) = 2

Tag size = 32 - 2 - 1 - 2 = 27

Every set in the cache contains 1 v(valid) bit, 27 tag bits and 32 + 32 = 64 bits for data.

**Cache Size** = (1 + 27 + 32 + 32) bits  $\times$  4 = 368 bits.

Thus, the cache size is 368 bits.

c)

- <u>1 Comparator</u> is needed to check memory address tag and the tag of the set.
- 1 AND Gate is needed to check if the given tags match AND the data is valid(using v bit) for the associated set.
- 1 32-bit 2x1 Multiplexer is needed to select between two 32-bit data according to the block offset bit.

### • Question 3

**a**)

| Instruction       | Iteration No. |          |          |          |          |  |  |
|-------------------|---------------|----------|----------|----------|----------|--|--|
|                   | 1             | 2        | 3        | 4        | 5        |  |  |
| lw \$t1, 0x4(\$0) | Compulsory    | Capacity | Capacity | Capacity | Capacity |  |  |
|                   | Miss          | Miss     | Miss     | Miss     | Miss     |  |  |
| lw \$t2, 0xC(\$0) | Compulsory    | Capacity | Capacity | Capacity | Capacity |  |  |
|                   | Miss          | Miss     | Miss     | Miss     | Miss     |  |  |
| lw \$t3, 0x8(\$0) | Capacity      | Capacity | Capacity | Capacity | Capacity |  |  |
|                   | Miss          | Miss     | Miss     | Miss     | Miss     |  |  |

b)

Data Size = 32 bits

Since N = 2, cache is **2 way associative** and has 2 words since each block has 1 word

Number of blocks = 2

Number of sets = 1, as N = 2

1 word = 4 bytes

**Byte offset** = log2(4) = 2

Number of words in one block = 1

**Block offset** = log2(1) = 0

Index size = log2(1) = 0

Tag size = 32 - 2 - 0 - 0 = 30 bits

The single set in the cache uses 1-bit for use(U).

One block contains: 1 valid(V) bit, 30 tag bits and 32 data bits.

Cache Size =  $1 \times (1 + 2 \times (1 + 30 + 32)) = 127$  bits

c)

- 2 Equality Comparators are needed to compare the tag of memory address with the tags of each 2 blocks.
- 2 AND Gates are needed to produce Hit<sub>0</sub> and Hit<sub>1</sub> signals from the outputs of equality comparators and valid bits of each block.
- 1 OR Gate is needed to produce the Hit signal by Hit<sub>0</sub> OR Hit<sub>1</sub>.
- 1 32-bit 2x1 Multiplexer for selecting the Data from the two blocks using Hit<sub>0</sub> or Hit<sub>1</sub> (depending on choice).

#### • Question 4

TL1 = 1 clock cycles

TL2 = 4 clock cycles

**TMM** = 40 clock cycles

**ML1** = 20% miss rate L1

**ML2** = 5% miss rate L2

AMAT = TL1 + ML1 . (TL2 + ML2 . TMM) = 1 + 0.2 x (4)

 $+40 \times 0.05$ ) = 2.2 clock cycles

Clock rate with 4GHz = 0.25 ns

 $10^{12}$  Instructions requires time =  $10^{12}$ x 0.25 x 2.2

 $= 0.55 \times 10^{12} \text{ ns}$ 

= 550 seconds